Design of A Fault Tolerant Razor Flip Flop Sklansky Adder for Delay Reduction in FIR Filter
A.V.S.S. Varma1, Kasiprasad Mannapalli2

1A.V.S.S. Varma, Research Scholar, Dept of ECE, Koneru Lakshmaiah Education Foundation, Vaddeswaram, Guntur, (DT), (Andhra Pradesh), India.
2Kasiprasad Mannapalli, Associate Professor, Koneru Lakshmaiah Education Foundation, Vaddeswaram, Guntur, (DT), (Andhra Pradesh), India.

Manuscript received on 30 June 2019 | Revised Manuscript received on 10 July 2019 | Manuscript published on 30 July 2019 | PP: 2647-2651 | Volume-8 Issue-9, July 2019 | Retrieval Number: I8986078919/19©BEIESP | DOI: 10.35940/ijitee.I8986.078919
Open Access | Ethics and Policies | Cite | Mendeley | Indexing and Abstracting
© The Authors. Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an open access article under the CC-BY-NC-ND license (

Abstract: Basically, to reduce the failure rate in the system, we need to introduce the fault tolerant system. Because of multiple faults occurred in the system, the system will increase the area. To employ the adder architecture, different algorithms are used in digital signal processing. By introducing the fault tolerant system, the reliability of the proposed system will increase. So in this paper we introduced the design of fault tolerant razor flip flop using SKLANSKY adder for delay reduction in FIR filter. The razor flip flop will increase the energy efficiency of proposed system. This flip flop will store the information by latching the circuit. The SKLANSKY adder is the part of arithmetic logic unit. In proposed system, all bits are summed and followed to the fault tolerance system,. This fault tolerance system will detect the error and give efficient output. Hence compared to existed system, the proposed system gives high performance and accuracy in terms of delay.
Keywords: Fault Tolerant, Sklansky Adder, Ripple Carry Adder, VLSI.

Scope of the Article: Microstrip Antenna Design and Application